

# **Intro to Random Yield Modeling**

Rani S. Ghaida NanoCAD Group Meeting 11/12/09



#### **Sources of Yield Loss**





#### **Spot Defects – Shorts**

Conductive defects that create a short-circuit failure



Original layout



Particle defect





# **Spot Defects – Opens**

Non-conductive defects that create an open-circuit failure



Original layout









#### **Photos of Spot Defects**

#### Open defect



#### Short defect





### Hard vs. Soft Defects

• Soft defect does not affect functionality but may lead to system failure during burn-in or operation





# Yield Modeling – Poisson

• Yield from random defects for all layers

$$Y = \prod_{l=1}^{L} Y_l$$

• Poisson model for 1 layer (uniformly dist defects)

$$Y_{Poissonl} = \prod_{j=1}^{k} e^{-\lambda} = \prod_{j=1}^{k} e^{-D_0 A_{c,j}}$$

 $\lambda = \text{Avg } \# \text{ of defects}$   $D_0 = \text{Avg defect density}$  $A_c = \text{Avg critical area}$ 



## Yield Modeling – Negative Binomial





• Negative Binomial model for 1 layer (gamma dist of defect density)

$$Y_{NB,l} = \prod_{j=1}^{k} \left( 1 + \frac{\lambda}{\alpha} \right)^{-\alpha} = \prod_{j=1}^{k} \left( 1 + \frac{A_{c,j}D_0}{\alpha} \right)^{-\alpha}$$

 $\alpha$  = Clustering param  $\approx$  2 (ITRS)



## **Critical Area**

• Layout area where a defect would cause functional failure





NanoCAD Lab Rani S. Ghaida



#### **Critical Area**

$$A_{c,j} = \int_{0}^{\infty} A_{c,j}(r) \times f_{s}(r) \cdot dr$$

 $A_{c,j}(r)$  = critical area of defect size r and type j $f_s(r)$  = defect size distribution



NanoCAD Lab Rani S. Ghaida



# **Critical Area Analysis**

- Runtime/Accuracy tradeoff
- Monte Carlo Simulation
  - randomly placing a large number of virtual defects on the layout and checking for device failure for each defect

 $A_c(r) = A \times POF = A \times \frac{\text{\# of defects causing failure}}{\text{Total \# of generated defects}}$ 

- Grid Method:
  - critical area is approximated by using a grid over the layout and determining, at every point of the grid, the radius of the smallest defect that causes a failure



#### **Critical Area Analysis – Geometric Method**

 Apply a shape-contraction on the layout followed by a shape-expansion and then subtract resulting layout from the original one





# **Critical Area Analysis**

- Virtual artwork approach
  - computing the critical area of a histogram representation of interconnect widths, spacings, and lengths.



- Stochastic Method
  - estimate critical area from statistical features of the layout using analytical model.

$$S_{open} = 1 - (1 - d)^{(r - w)/(w + s)}$$
  
$$S_{short} = 1 - \left[1 + \left(\frac{r - s}{w + s}\right) \cdot d\right] \cdot (1 - d)^{(r - s)/(w + s)}$$

#### NanoCAD Lab Rani S. Ghaida