# **Relaxing LER requirement in EUV lithography**

Yandong Luo, Puneet Gupta

NanoCAD laboratory, University of California, Los Angeles (UCLA)

# Abstract

Low throughput has been a critical issue in extreme ultraviolet (EUV) patterning due to the difficulty in increasing light source power. This limitation has driven the need for photoresists with better throughput which unfortunately come with higher line edge roughness (LER). In this work, the possibility of relaxing LER requirements for metal layer patterned by EUV lithography (EUVL) is studied. Single patterning and litho-etch (LELE) patterning with EUVL are considered. To assess the impact of LER on design yield, analytical and simulation-based modeling approaches are developed, which consider the LER induced metal wire shorts/opens and the enhanced time-dependent dielectrics breakdown (TDDB) for metal wires with different geometries. The impact of LER on wire delay is studied by Elmore's delay model.

Keywords: EUV lithography, line edge roughness (LER), TDDB, yield estimation

#### **1. Introduction**

Due to the difficulty in increasing the power of extreme ultraviolet (EUV) light source, photoresists with high sensitivity is needed to meet the demand for high throughput. However, these photoresists usually lead to higher line edge roughness (LER). The root cause of LER in the chemically amplified photoresist is the random distribution of soluble and insoluble chemicals at the boundary of a patterned feature, which is caused by the stochastic nature of the polymer deprotection process <sup>1-2</sup>. Some features of EUV lithography (EUVL) also enhance LER: 1). Photons with higher energy excite secondary electrons during exposure <sup>3</sup>; 2.) the reduced light source power leads to limited exposure does, which adds to the stochastic behavior of photons; 3). LER transferred from EUV Mask roughness <sup>3</sup>. A major factor that impacts the yield of EUVL is the LER.

At present, the metal layer is patterned by multiple patterning technology with 193nm-immersion lithography in industry. Anticipated at 5nm node, the metal layer is to be patterned by EUVL for sub-30nm interconnect pitch, which is featured by fewer exposure steps and fewer restrictions in layout design. Single patterning and litho-etch litho-etch (LELE) patterning with EUVL are two potential candidates <sup>4</sup>, as shown in Figure 1(a) and (b), respectively. In both of them, LER is first transferred from photoresist to hard mask during patterning and is then transferred to metal wires during the damascene process. In this paper, we assume that the line space is patterned by EUV and wires are fabricated by the damascene process.

LER can induce high yield loss and interconnect performance variability because it does not scale down with interconnect pitch. LER protrusions at wire edges can touch each other and cause short circuit, as shown in Figure 1(c). The overlay shift in the LELE patterning enhances this issue by reducing wire space. The LER at one metal wire can also cut itself off and cause open circuit, as shown in Figure 1(c). Besides, LER also enhances time-dependent dielectrics breakdown (TDDB) by reducing the local wire space and enhancing the electrical field intensity at the protrusions. Both of these two issues can lead to catastrophic chip malfunction and increase yield loss.

Critical area based analysis has been widely used to calculate yield loss induced by photolithographic defects <sup>5</sup>. In this method, the defects are usually modeled as independent random variables. However, LER is spatially correlated. Therefore, in this paper, we proposed a yield model that is based on the statistical characteristics of LER. The impact of LER on metal layer yield is evaluated by analytical and simulation-based modeling approaches, which consider LER induced metal wire shorts/opens and the enhanced TDDB. Single patterning and LELE patterning with EUVL are considered in this study. Critical path delay variability by LER is evaluated by using Elmore's delay model. Based on these models, the yield of EUVL based metal wire patterning at 5nm node is calculated. The possibility of improving yield is explored by changing the design rules, which helps alleviate the demand for higher EUV light source power.



Figure 1(a) Single patterning by EUVL (b) litho-etch litho-etch patterning by EUVL (c) An illustration of wire short and open.

# 2. Modeling of LER Induced Failure

# A. Shorts/Opens induced catastrophic failure

Wire geometry model with LER is needed to calculate shorts/opens induced catastrophic failure. A common way to generate wire geometry with LER is to conduct inverse Fourier transform from its power spectral density (PSD) with random phases, which is typically described by a Gaussian or exponential auto-correlation function <sup>6</sup>. However, this method leads to a heavy computational burden for chip level estimation. In this section, a simple analytical approach is proposed, which can be applied to calculate the yield of a metal layer.

The short probability for wires with overlapping length  $L_N$  is first modeled. As shown in Figure 2, LER along the wire is sampled with interval  $dx=1nm^{-6}$ . LER  $1=(x_{11},x_{12},...,x_{1i},...,x_{1N})$  and LER  $2=10m^{-6}$ .

 $(x_{21}, x_{22}, ..., x_{2i}, ..., x_{2N})$  are the LER magnitude along the two wires, which is defined as the deviation of actual wire edge from its original position (the dashed line). Each element in LER1 and LER2 is modeled as a Gaussian random variable with N(0,  $\sigma_{\text{LER}}$ ), where  $\sigma_{\text{LER}}$  is the standard deviation of the LER magnitude. The elements in LER1 (or LER2) are spatially correlated as Eq. (1) <sup>7</sup>.  $\lambda$  is the correlation length, which is typically 10-50nm. In this model, the metal wire is assumed to inherit the exact LER geometry from the photoresist. Wire tapering in the vertical direction and the wire thickness variation is not considered here.

$$\operatorname{cov}(x_{ki}, x_{kj}) = \sigma_{LER}^{2} \exp(-\left[\left(i - j\right)dx\right]^{2} / \lambda^{2})$$
(1)

Where k=1 or 2,  $1 \le i, j \le N$ .



Fig. 2 An illustration of the LER model in this study

The local wire space at point *i* can be expressed as  $d_i=d_0-X_i$ , where  $X_i = x_{1i} + x_{2i}$  is with normal distribution  $N(0, \sqrt{2\sigma_{LER}})$  and  $d_0$  is the nominal wire space without LER. The spatial correlation of *X* can be expressed as Eq. (2) since the opposite wire edges are not spatially correlated.

$$\operatorname{cov}(X_{i}, X_{j}) = \operatorname{cov}(x_{1i} + x_{2i}, x_{1j} + x_{2j}) = \operatorname{cov}(x_{1i}, x_{1j}) + \operatorname{cov}(x_{1i}, x_{1j})$$
$$= \left(\sqrt{2}\sigma_{LER}\right)^{2} \exp(-\left[\left(i - j\right)dx\right]^{2} / \lambda^{2})$$
(2)

The probability density function (PDF) of  $x = [X_1, X_2, X_3, ..., X_N]^T$  is an N-dimension multivariate Gaussian distribution, as shown in Eq. (3).  $u = [u_1, u_2, u_3 ... u_n]^T$  is the vector of mean values, which is 0 here.  $\Sigma$  is an N×N positive definite covariance matrix and its entry is  $\Sigma_{ij} = \text{Cov}(X_i, X_j)$ . The cumulative probability distribution of x can be calculated by the mvtnorm package in statistics software R<sup>8</sup>. To reduce the dimensionality of the random variables, in this study, wires longer than 1µm are segmented into a few shorter segments that are serially connected.

$$f(\mathbf{x}) = \exp(-\frac{1}{2}(\mathbf{x} - \mathbf{u})^{\mathrm{T}} \Sigma^{-1}(\mathbf{x} - \mathbf{u})) / \sqrt{(2\pi)^{N} \det(\Sigma)}$$
(3)

The wires get short circuit when LER protrusions touch each other at any point k, i.e.  $X_k > d_0$ . Therefore, for metal wires with length  $L_N$ , the short probability can be expressed as Eq. (4).

$$P(short, L_N) = 1 - P(X_1 < d_0 X_2 < d_0, \dots, X_N < d_N)$$
(4)

Similarly, the probability that a wire of length  $L_N$  gets open circuit can be expressed as Eq. (5).  $w_0$  is the nominal wire width without LER.  $Y_i = y_{1i} + y_{2i}$ , where  $y_{1i}$ ,  $y_{2i}$  are the LER magnitude at the two edges of a wire.

$$P(open , L_{N} ) = 1 - P(Y_{1} < w_{0}, Y_{2} < w_{0}, W_{N} < w_{0})$$
(5)

In LELE patterning, the overlay shifts the spaces by  $u_i$  and the wire width becomes  $w_0$ - $u_i$ . Therefore, the open probability is expressed as Eq. (6), where the open probability under each overlay shift  $u_i$  is evaluated. The overlay shift  $u_i$  is assumed to obey normal distribution N (0,  $\sigma_{overlay}$ ), where  $\sigma_{overlay}$  is the standard deviation of the overlay shift. The short probability is not affected by overlay because the space is not changed.

$$P(open, L_N) = 1 - \sum_{i=1}^{m} P(X_1 < w_0 - u_i, X_2 < w_0 - u_i, \dots, X_N < w_0 - u_i \mid u = u_i) P(u = u_i)$$
(6)

The open probability for a metal layer is calculated by considering all of the wires in this layer, as Eq.(7).  $N_{wire}$  is the total number of wires. The short probability in a metal layer can be calculated in a similar way by considering all the overlapping areas between metal wires.

$$P(open) = 1 - \prod_{m=1}^{N_{wire}} (1 - P(open, L_m))$$
(7)

A 1D metal pattern on a  $1 \text{cm} \times 1 \text{cm}$  chip is used to estimate the yield, as shown in Figure 3(a). The length of wire is 1cm and only 1 metal layer is considered here. Yield is defined as the probability that neither metal wire opens nor shorts occur. Note that this way may be somewhat pessimistic as it assumes a fully packed layout. We do not believe that the pessimism to be much as typical track utilization in the local metal layer is high (>75%)

Figure 3(b) shows the yield of 24nm pitch wires patterned by single patterning. The LER threshold, defined as the  $3\sigma_{LER}$  value that yield reduces to 0.99, is about 3.4nm. After a narrow transition region, yield reduces to 0 at  $3\sigma_{LER} = 3.8$ nm, which indicates it is sensitive to  $3\sigma_{LER}$  after the LER threshold. It is also observed that yield is slightly higher in the transition region by choosing a longer correlation length  $\lambda$  in the model. However, the LER threshold is not changed by  $\lambda$ . Therefore,  $\lambda$  is chosen to be 20nm in the rest of this paper.



Figure 3(a) 1D metal pattern used for yield estimation. (b) The yield of 24nm pitch wires patterned by single patterning

Figure 4 presents the yield of LELE patterning under different overlay variation  $3\sigma_{overlay}$ . It is noticed that yield is reduced significantly as the overlay variation increases. It can be attributed to the wire width reduction by overlay shift, which leads to higher open probability. Therefore, overlay variation should be well controlled in LELE patterning to obtain a high yield. LER threshold in LELE patterning decreases to 2.4nm and 2.8nm for  $3\sigma_{overlay} = 2nm$  and 3nm, respectively, which is lower than 3.4nm for single patterning. Therefore, single patterning allows higher yield with fewer restrictions on photoresist LER.



Figure 4. The yield of 24nm pitch wires patterned by LELE patterning

The yield for different wire geometries are also studied, as shown in Figure 5. Only single patterning is considered here. For 24nm pitch, three types of wires are considered: one has equal width and space (12/12nm) while the other two has larger space than width (11/13nm and 10/14nm). It is observed that the 12nm/12nm wire has higher LER threshold ( $3\sigma_{LER} = 3.4$ nm) than the other two cases, which is reduced to 3.1nm and less than 3nm, respectively. It can be explained by the significant increase of wire opens when its width is reduced. Besides, LER threshold is increased to about 3.9nm for 28nm pitch wire with equal width and space.



Figure 5. The yield of wires with different geometries.

# **B. LER enhanced time-dependent dielectrics breakdown (TDDB)**

As a common reliability issue of low-k dielectrics, TDDB occurs when a conductive path is formed in the dielectrics between interconnects <sup>9-15.</sup> It becomes more significant when interconnect pitch scales down because of higher electric field intensity inside the dielectrics. LER can accelerate TDDB by reducing the local wire space and enhancing the electrical field intensity at its protrusions <sup>11</sup>. In this section, an LER-aware TDDB model is built and yield loss by TDDB is studied.

For low-k dielectrics, the probability that TDDB occurs before time *t* can be calculated by Eq. (8), assuming the time-to-breakdown  $t_{BD}$  obeys Weibull distribution <sup>10, 11</sup>.  $\beta$  is the Weibull slope.  $\eta$  is the characteristic lifetime of the dielectric, which depends on the electrical field intensity E and the dielectric area A.

$$F(t) = 1 - \exp\left[-\left(t/\eta(E, A)\right)^{\beta}\right]$$
(8)



Figure 6. The model for calculating the TDDB failure

Without LER, a uniform electrical field is formed between the signal and ground wire. TDDB can be estimated directly by Eq. (8). However, with LER, the electric field intensity is different along the metal wire due to its geometry variation. Therefore, the dielectrics are divided into segments and the electrical field intensity in the *i*th segment is  $E_i$ , as shown in Figure 6. Then, the TDDB probability of each segment is calculated individually by Eq. (8). The TDDB probability in a metal layer can be estimated by Eq. (9), where it is assumed that the dielectric fails as long as one of the segments breaks down. *N* is the total number of the dielectric segments in a metal layer that are electrically stressed.

$$F(t) = 1 - \prod_{i=1}^{N} \left( 1 - F_i(t) \right) = 1 - \prod_{i=1}^{N} \exp\left[ - \left( t / \eta_i(E_i, A_i) \right)^{\beta} \right]$$
(9)

The characteristic lifetime  $\eta_i$  of the *i*th segment is determined by Eq. (10), which combines the impact of the dielectric area and electrical field intensity <sup>10</sup>.  $E_0$  and  $A_0$  are the electrical field intensity and the area of the dielectric segment without LER, respectively.  $E_i$  and  $A_i$  are the electrical field intensity and the area of the *i*th segment, respectively. In this study,  $E_i$  is the maximum electric field intensity in the *i*th segment.  $\gamma$  is the field acceleration factor.

$$\eta(E_i, A_i) / \eta(E_0, A_0) = \left(A_0 / A_i\right)^{1/\beta} \exp\left(-\gamma(E_i - E_0)\right)$$
(10)

To simplify this calculation, the characteristic lifetime in each segment is simulated with the wire model in Figure 6. Then, the probability density function  $f(\eta)$  of the characteristic lifetime is obtained by fitting the simulation results <sup>10</sup>. Therefore, the TDDB probability of each segment can be calculated as Eq. (11).

$$F_i(t) = 1 - \int \exp\left[-\left(t/\eta(E_i, A_i)\right)^{\beta}\right] \cdot f(\eta) d\eta$$
(11)

The 1D metal pattern in Figure 3(a) is used to estimate TDDB induced yield loss. The worst situation is considered, where the electric field is applied between each pair of wires. The material parameters of the low-k dielectrics are  $\beta$ =1.01 and  $\gamma$ =3.79cm/MV, which is measured by experiments <sup>14</sup>. The characteristic lifetime  $\eta$  of dielectric in a metal layer with 28nm pitch wire is used as the reference, which is obtained from Eq. (10) by assuming its 5-year TDDB probability to be 0.5%.

The 5-year TDDB loss is plotted in Figure 7, where TDDB loss is increased as  $3\sigma_{LER}$  increases. For 24nm pitch wire, TDDB loss is reduced by about 0.3% when wire space is enlarged to 14nm, which can be explained by the reduced electric field intensity with larger wire space. For 28nm pitch wire, the TDDB loss is also reduced when wire space is enlarged to 16nm.



Figure 7 TDDB loss for (a) 24nm pitch wire and (b) 28nm pitch wire

The total yield loss is calculated by combing shorts/opens failure and TDDB. As plotted in Figure 8(a), at  $3\sigma_{\text{LER}} = 3.0$ nm, changing the wire geometry from 12nm/12nm to 11nm/13nm can reduce the total yield loss by about 0.2% for 24nm pitch. It can be attributed to the fact that the total yield loss is dominated by TDDB failure while the shorts/opens induced failure is negligible at this  $3\sigma_{\text{LER}}$ 

value. However, when  $3\sigma_{\text{LER}}$  rises to a larger value, this method can lead to higher yield loss because of the significant increase of wire opens, as shown in Figure 8(b). This illustrates that the choice of design rule need be carefully co-optimized with LER and TDDB. In this situation, the yield loss can be reduced by increasing the wire pitch. For example, at  $3\sigma_{\text{LER}}=3.6$ nm, the yield loss is only 0.55% for 28nm pitch wire with equal space and width while it is 30% for 24nm pitch wire.



Figure 8 The total yield loss at (a)  $3\sigma_{LER} = 3.0$ nm and (b)  $3\sigma_{LER} = 3.6$ nm

# 3. Evaluation of LER impact on Chip Level Metrics

As interconnect pitch scales down to sub-30nm, its performance is becoming more and more important in determining the overall chip performance <sup>4</sup>. However, at smaller wire dimension, the interconnect performance also becomes more vulnerable to process variation, which impacts delay, power consumption and crosstalk in interconnect levels. In this section, the impact of LER on-chip level metrics is evaluated.

#### A. Critical path delay

Wire geometry variation by LER leads to higher signal delay by increasing wire resistance, since Cu resistivity rises as wire dimension shrinks <sup>16, 17</sup>. The deviation of signal path delay from its designed value can lead to chip malfunction and adds to yield loss <sup>18</sup>. Therefore, critical path delay is modeled and analyzed to evaluate the impact of LER on-chip timing performance.

The critical path delay is modeled by the Elmore's delay model, where an interconnect wire of average length is driven by a chain of inverters <sup>17</sup>. The signal delay can be calculated as Eq. (12) <sup>19</sup>.  $R_{drv}$  and  $C_{drv}$  are the output resistance and input capacitance of an inverter, respectively <sup>19</sup>.  $R_w$  is the wire resistance.  $C_g$  and  $C_c$  are the ground capacitance and coupling capacitance between wires, respectively, which can be calculated by the model in <sup>18</sup>. A size-dependent Cu resistivity model is used to consider the impact of wire geometry variation <sup>16, 17</sup>. For long wires, buffers are inserted to reduce delay and the delay is calculated as Eq. (13), where the optimal buffer size *h* and the optimal number of buffers *k* in the signal path are determined by the Eq. (14) <sup>18</sup>. The average wire length  $L_{avg}$  is determined by the stochastic wire distribution model based on Rent's rule <sup>21</sup>. The R<sub>w</sub>, C<sub>g</sub> and C<sub>c</sub> are calculated based on  $L_{avg}$ .

$$t_{0.5} = k \Big[ 0.7R_{drv} \Big( C_g + 4.4C_c + C_{drv} \Big) + R_w \Big( C_g + 1.5C_c + 0.7C_{drv} \Big) \Big]$$
(12)

$$t_{0.5} = k \left[ 0.7 \frac{R_{drv}}{h} \left( \frac{C_g}{k} + 4.4 \frac{C_c}{k} + hC_{drv} \right) + \frac{R_w}{k} \left( 0.4 \frac{C_g}{k} + 1.5 \frac{C_c}{k} + 0.7 hC_{drv} \right) \right]$$
(13)

$$k = \sqrt{\frac{0.4R_{w}C_{g} + 1.51R_{w}C_{c}}{0.7R_{drv}C_{drv}}}, h = \sqrt{\frac{0.7R_{drv}C_{g} + 1.4 \times 2.2R_{w}C_{c}}{0.7R_{w}C_{drv}}}$$
(14)

In the experiment, wire geometry with LER is generated by conducting inverse Fourier transform from a Gaussian autocorrelation function based power spectral density with random phases <sup>6</sup>. Wires with 24nm pitch (width/space: 12/12nm, 11/13nm and 10/14nm) and 28nm pitch (12/16nm and 14/14nm) are studied, where 5000 geometry samples are tested for each of them. The average length of the wires in M1 is determined by the stochastic wire distribution model based on Rent's rule. 1100 million logic gates are assumed on a 1cm × 1cm chip <sup>4</sup>. Other parameters used are: average fan-out = 3, Rent's coefficient k = 4 and Rent's exponent p =  $0.55^{4}$ . The L<sub>avg</sub> calculated is  $0.8\mu$ m. A 10 $\mu$ m wire with buffer inserted is also considered.

Figure 9 plots average delay increment with  $3\sigma_{LER}$ =3.0nm and 3.6nm, which is normalized by the delay without LER. Larger delay increment is observed for 10µm wires. In Figure 9 (a), for 24nm pitch wires, the average delay increment is increased by 1% when wire space is enlarged to 10nm while it is increased by less than 0.5% for 28nm pitch wires. This result indicates that enlarging wire space to reduce TDDB has limited impact on wire delay.



Figure 9 The normalized delay increment at (a).  $3\sigma_{LER}=3.0$ nm (b).  $3\sigma_{LER}=3.9$ nm

# B. Chip area penalty

As discussed previously, when LER is high, yield loss is dominated by wire shorts and opens. Wires with larger pitch should be applied to the local metal layer to maintain yield, which induces chip area penalty to maintain chip bandwidth. We estimate the chip area needed to maintain the bandwidth. The bandwidth is estimated based on the delay and the number of wires in each metal layer, as proposed by Gupta *et.al*<sup>19</sup>. Chip area is estimated by considering the wiring density in each metal layer, as used by Chi-Shuen Lee *et.al*<sup>22</sup>. A 7-layer interconnect hierarchy is assumed here <sup>23</sup>. The 24nm pitch (or 28nm pitch) wire is applied to M1-M3. The wire pitch is 36nm in M4-M5 and 48nm in M6-M7 <sup>23</sup>. The estimated chip area is plotted in Figure 10 (a), which is normalized by the chip area with 24nm pitch wire (12nm/12nm). It is observed that about 15% chip area penalty is induced to use 28nm pitch wire in M1-M3.

To consider the chip area penalty, yield is normalized by chip area, as plotted in Figure 10(b). It is observed that when LER is high ( $3\sigma_{LER} = 3.6$ nm), the metal layer with 28nm pitch wire shows higher yield despite chip area penalty. Therefore, it is concluded that high yield can be maintained when LER is larger at the expenses of additional chip area cost.



Figure 10 (a). The estimated chip area when using different wire pitch. (b). the ratio between yield and chip area.

# **IV.** Conclusion

In this work, we studied the possibility to pattern sub-30nm Cu metal wires with EUVL under different LER conditions. An analytical and simulation-based yield model is proposed to assess the impact of LER on design yield, which considers LER induced metal wire shorts/opens and enhanced TDDB failure. From the yield analysis, single patterning with EUVL shows higher LER threshold than LELE patterning, which reduces the LER requirement for high yield. Besides, it is observed that when  $3\sigma_{LER}$  is small, the total yield loss can be reduced by increasing the wire space, which reduces the TDDB failure. When  $3\sigma_{LER}$  is large, yield loss and delay variation are reduced using wires with larger pitch while about 15% chip area penalty is also induced. In our future work, we plan to apply this yield model to estimate the yield of real design work and explore the design rules for LER-aware design.

# Reference

[1]. Kozawa, Takahiro. "Relationship between Stochastic Effect and Line Edge Roughness in Chemically Amplified Resists for Extreme Ultraviolet Lithography Studied by Monte Carlo Simulation." Japanese Journal of Applied Physics 51.8R (2012): 086504.

[2]. Kozawa, Takahiro, et al. "Relationship between Chemical Gradient and Line Edge Roughness of Chemically Amplified Extreme Ultraviolet Resist." Applied Physics Express 3.3 (2010): 036501.

[3]. Kim, Sang-Kon. "Modeling and Simulation of Line Edge Roughness for EUV Resists." *JSTS: Journal of Semiconductor Technology and Science* 14.1 (2014): 61-69.

[4]. Huynh-Bao, Trong, et al. "Statistical timing analysis considering device and interconnect variability for BEOL requirements in the 5-nm node and beyond." *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*25.5 (2017): 1669-1680.

[5]. Campregher, Nicola, et al. "Analysis of yield loss due to random photolithographic defects in the interconnect structure of FPGAs." Proceedings of the 2005 ACM/SIGDA 13th international symposium on Field-programmable gate arrays. ACM, 2005.

[6]. Asenov, Asen, Savas Kaya, and Andrew R. Brown. "Intrinsic parameter fluctuations in decananometer MOSFETs introduced by gate line edge roughness." *IEEE Transactions on Electron Devices* 50.5 (2003): 1254-1260.

[7]. Bi, Yu, Pieter Harpe, and N. P. Van Der Meijs. "Efficient sensitivity-based capacitance modeling for systematic and random geometric variations." *Proceedings of the 16th Asia and South Pacific Design Automation Conference*. IEEE Press, 2011.

[8]. R Core Team (2016). R: A language and environment for statistical computing. R Foundation for Statistical Computing, Vienna, Austria. URL <u>https://www.R-project.org/</u>.

[9]. Chen, Fen, and Mike Shinosky. "Addressing Cu/low-k dielectric TDDB-reliability challenges for advanced CMOS technologies." *IEEE Transactions on electron devices* 56.1 (2009): 2-12.

[10]. Chen, F., et al. "Line edge roughness and spacing effect on low-k TDDB characteristics." *Reliability Physics Symposium, 2008. IRPS 2008. IEEE International.* IEEE, 2008.

[11]. Stucchi, Michele, et al. "A comprehensive LER-aware TDDB lifetime model for advanced Cu interconnects." *IEEE Transactions on Device and Materials Reliability* 11.2 (2011): 278-289.

[12]. Chen, Fen, Michael A. Shinosky, and John M. Aitken. "Extreme-Value Statistics and Poisson Area Scaling With a Fatal-Area Ratio for Low-k Dielectric TDDB Modeling." *IEEE Transactions on Electron Devices* 58.9 (2011): 3089-3098.

[13]. Bashir, Muhammad, and Linda Milor. "Towards a chip level reliability simulator for copper/low-k backend processes." *Proceedings of the Conference on Design, Automation and Test in Europe*. European Design and Automation Association, 2010.

[14]. Kim, Jinyoung, Ennis T. Ogawa, and Joe W. McPherson. "A statistical evaluation of the field acceleration parameter observed during time dependent dielectric breakdown testing of silica-based low-k interconnect dielectrics." Reliability Physics Symposium Proceedings, 2006. 44th Annual., IEEE International. IEEE, 2006.

[15]. Chan, Tuck-Boon, and Andrew B. Kahng. "Post-routing back-end-of-line layout optimization for improved time-dependent dielectric breakdown reliability." *Design for Manufacturability through Design-Process Integration VII*. Vol. 8684. International Society for Optics and Photonics, 2013.

[16]. Steinhögl, Werner, et al. "Comprehensive study of the resistivity of copper wires with lateral dimensions of 100 nm and smaller." *Journal of Applied Physics* 97.2 (2005): 023706.

[17]. Steinhögl, Werner, et al. "Size-dependent resistivity of metallic wires in the mesoscopic range." *Physical Review B* 66.7 (2002): 075414.

[18]. Mondal, Mosin, et al. "Provisioning on-chip networks under buffered RC interconnect delay variations." Quality Electronic Design, 2007. ISQED'07. 8th International Symposium on. IEEE, 2007.

[19]. Gupta, Puneet, et al. "Investigation of performance metrics for interconnect stack architectures." Proceedings of the 2004 international workshop on System level interconnect prediction. ACM, 2004.

[20]. Pamunuwa, Dinesh, Li-Rong Zheng, and Hannu Tenhunen. "Maximizing throughput over parallel wire structures in the deep submicrometer regime." IEEE Transactions on Very Large Scale Integration (VLSI) Systems 11.2 (2003): 224-243.

[21]. Davis, Jeffrey A., Vivek K. De, and James D. Meindl. "A stochastic wire-length distribution for gigascale integration (GSI). I. Derivation and validation." *IEEE Transactions on Electron Devices* 45.3 (1998): 580-589.

[22]. Venkatesan, Raguraman, et al. "Optimal n-tier multilevel interconnect architectures for gigascale integration (GSI)." IEEE Transactions on Very Large Scale Integration (VLSI) Systems 9.6 (2001): 899-912.

[23]. Lee, Chi-Shuen, et al. "32-bit processor core at 5-nm technology: Analysis of transistor and interconnect impact on VLSI system performance." *Electron Devices Meeting (IEDM), 2016 IEEE International.* IEEE, 2016.